

# Walkthrough for Verilog Simulation and Synthesis

黃稚存 Chih-Tsun Huang

cthuang@cs.nthu.edu.tw



聲明

 本課程之內容(包括但不限於教材、影片、圖片、檔案資料等), 僅供修課學生個人合理使用,非經授課教師同意,不得以任何 形式轉載、重製、散布、公開播送、出版或發行本影片內容 (例如將課程內容放置公開平台上,如 Facebook, Instagram, YouTube, Twitter, Google Drive, Dropbox 等等)。如有侵權行 為,需自負法律責任。

Lec10 CS5120 CT 2024

## Outline

- Review CT Verilog Series
  - 01: Fundamental Concepts for Verilog HDL
  - 02: My Very First Verilog Coding
    - 02-1: Update about Waveform Format
  - You should check the CT Verilog Series before moving on
- Preliminary Synthesis



## **Preliminary Synthesis**

Lec10 CS5120 CT 2024

## Synopsys Synthesis Tools

#### Design Compiler

Constraint-driven logic synthesizer

#### Design Vision

GUI interface

#### DesignWare

- DesignWare library
  - Pre-designed synthesizable logic blocks



## Concept of Synthesis Objects

Lec10 CS5120 CT 2024

#### Design Objects in Verilog Perspective

```
design
module TOP (A, B, C, D, CLK, OUT);
  input A, B, C, D, CLK;
                                        clock
  output [1:0] OUT;
                                          port
  wire INV0, INV1, BUS0, BUS1;
  ENCODER U1 (.AIN(A), .BIN(B), .CIN(C), .DIN(D),
     .Q0(BUS0), .Q1(BUS1));
  INV U2 (.A(BUS0), .Z(INV0));
                                            net
  INV U3 (.A(BUS1), .Z(INV1));
  REGFILE U4 (.D0(INV0), .D1(INV1),
    .CLK(CLK), .Q(OUT));
endmodule
                                              pin
                        cell
          reference
```

#### Design Objects in Schematic Perspective



### Design Objects

- Design: a circuit with one or more logical functions
- Cell: an instantiation of a design within another design
- Reference: the original module of a cell
- Port: an input/output of a design
- Pin: an input/output of a cell
- Net: a wire connecting port to pin and/or pin to other pin
- Clock: clock source to a port or pin



### A Quick Synthesis Guide

- » Preliminary Synthesis
- » Post-Synthesis Simulation

#### Before You Start

- Cell library
- The setting of cell library is defined in
  - .synopsys\_dc.setup
  - Put this file in your working directory
  - Otherwise, you will get this warning:

Warning: Can't read Link\_library file 'your\_library.db'. (UID-3)

#### Template of .synopsys\_dc.setup (CBDK IC Contest)

#### Virtual Library

```
1. Virtual Library Setup for NTHU VLSI/CAD Lab
   Rename synopsys_dc.setup to .synopsys_dc.setup
      and put it in the working directory.
set company "NTHU"
set designer "astroboy"
set search_path
  "/theda21_2/CBDK_IC_Contest/cur/SynopsysDC/db $search_path"
set link library "slow.db fast.db dw foundation.sldb"
set target_library "slow.db fast.db"
set symbol_library "generic.sdb"
set synthetic library "dw foundation.sldb"
```

### Template of .synopsys\_dc.setup (GPDK045)

```
1. Virtual Library Setup for NTHU VLSI/CAD Lab
   Rename synopsys_dc.setup to .synopsys_dc.setup
      and put it in the working directory.
#
set company "NTHU"
set designer "Tony Stark"
set search path
 "/theda21 2/library/GPDK045/cur/gsclib045/db/ $search path"
set target library "slow vdd1v2 basicCells.db"
                     "slow_vdd1v2_basicCells.db dw foundation.sldb"
set link_library
set symbol library "generic.sdb"
set synthetic library "dw foundation.sldb"
```

Lec10 CS5120 CT 2024 13

## Synthesis Tool

Synopsys Design Compiler

```
$ dc_shell
```

Design Vision (GUI, Graphic User Interface)

```
$ design_vision
```

```
Or
$ dc_shell
dc_shell> gui_start
```

Shell sanpt

#### Reading the Source File

- » File » Read
- Read in the design
- Many different formats, popular ones are:
  - Verilog: \*.v
  - System Verilog: \*.sv
  - VHDL: \*.vhd
  - EDIF
  - Synopsys internal formats
    - □ DB (binary): \*.db
    - Enhanced DB: \*.ddc (including netlist and constraints)

## TCL command: > read\_file -format verilog gcd.v



#### Checking the Design

- » Design » Check Design
- Check the design before optimization
- TCL command
  - > check\_design
- Errors
  - E.g., syntax error, non-synthesizable code
  - Errors must be removed
- Warning
  - E.g., floating (unconnected) output
  - Warnings need to be explained



#### Checking the Design



#### Three Different Views

- Hierarchy view
  - » Hierarchy » New Logical Hierarchy View
  - Tree-based hierarchical browser
- Design view
  - » List » Design View
  - List view
- Schematic view
  - To assign constraints on ports

Create Schematic of Selected Objects



#### Schematic view



### » Attribute » Specify Clock



#### Timing Setup for Sequential Circuits

- Under the symbol view
  - Select the clock port
  - » Attribute » Specify Clock
  - Clock name: CLK
  - Period: 40 (40ns, i.e., 25MHz)
  - Edge value
    - Rising: 0
    - □ Falling: 20

for 50% duty cycle

- Select "Don't touch network"
- Select "Fix hold"
- TCL Commands
  - > create\_clock -name "CLK" -period 40 -waveform {0 20} {CLK}
  - > set fix hold CLK
  - > set\_dont\_touch\_network CLK

POYE Name

{CLK}

#### Timing Setup for Combinational Circuits

- Under the schematic (or symbol) view
  - Select the start and end points of the timing path
    - Usually the inputs and outputs
  - » Attribute » Optimization Constraints » Timing Constraints
  - From: the start points
  - To: the end points
  - Delays
    - Same rise and fall: use the same value for both settings
    - Max rise: maximum delay constraint (in ns)
    - Min rise: minimum delay constraint (in ns)

Lec10 CS5120 CT 2024 22

#### Command Prompt and Log Window



## Compiling the Design (1/3)

- » Design
  - » Compile Design
- Mapping options
  - Map effort: high/medium
  - Area effort: high/medium/low/none
  - Power effort: high/medium/low/none



## Compiling the Design (2/3)



### Compiling the Design (3/3)



## Reporting the Synthesis Result

- » Design » Report Area
  - You can report to a file
- » Design » Report Power
- » Timing » Report Timing Paths
  - You can simply press "OK" or "Apply"
  - Slack
    - MET (positive)
    - VIOLATED (negative)



### Timing Path Example

| Point                                                                                                                                          | Incr                                         | Path                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------|
| <pre>clock CLK (rise edge) clock network delay (ideal) reg_a_reg[0]/CK (DFFRX1) reg_a_reg[0]/Q (DFFRX1) U160/Y (NOR2BX1) U161/Y (A021X1)</pre> | 0.00<br>0.00<br>0.00<br>0.51<br>0.12<br>0.18 | 0.00<br>0.00<br>0.00 r<br>0.51 f<br>0.63 r<br>0.81 r |
| : :                                                                                                                                            | :                                            |                                                      |
| U112/Y (A022X1) reg_a_reg[7]/D (DFFRX1) data arrival time                                                                                      | 0.31<br>0.00                                 | 5.50 f<br>5.50 f<br>5.50                             |
| clock CLK (rise edge) clock network delay (ideal) reg_a_reg[7]/CK (DFFRX1) library setup time data required time                               | 40.00<br>0.00<br>0.00<br>-0.21               | 40.00<br>40.00<br>40.00 r<br>39.79<br>39.79          |
| data required time<br>data arrival time                                                                                                        |                                              | 39.79<br>-5.50                                       |
| slack (MET)                                                                                                                                    |                                              | 34.29                                                |

critical path

25ns

15ns => slack (MET): +15ns timing constraint 3025> , critical path: 45ns >> Slack (VIOLATE) = - 15 ns

#### Report Area



For Virtual Library, cell area of NAND2 is 5.092200

1912.969779/5.0922 ~ 376 gates 376 NANDA -(equivalent gates)

design vision> uplevel #0 { report area } \*\*\*\*\*\*\*\*\*\*\*\*\*\*\* Report : area Design : GCD Version: K-2015.06-SP1 Date : Tue May 26 17:35:08 2020 \*\*\*\*\*\*\*\*\*\*\*\*\*\*\* Library(s) Used: slow (File: /theda21 2/CBDK IC Contest/cur/SynopsysDC/db/slow.db) Number of ports: 53 Number of nets: 200 Number of cells: 134 Number of combinational cells: 105 Number of sequential cells: 28 For GPDK045 Number of macros/black boxes: Cell area of NAND2x1 is Number of buf/inv: 14 Number of references: 24 1.026 um<sup>2</sup> Combinational area: 1042.203609 Buf/Inv area: 54.316799 Noncombinational area: 870.766171 Macro/Black Box area: 0.000000 undefined (No wire load specified) Net Interconnect area: Total cell area: 1912.969779 Total area: undefined design vision>

#### Schematic View





## Saving the Design

- » File » Save As
- Select the top design module first
- Select "Save all design in hierarchy"
- TCL command
  - > write\_file -format verilog -hierarchy -output gcd\_syn.v



#### Example: gcd\_syn.v (1/2)

```
module GCD DW01 sub 0 ( A, B, CI, DIFF, CO );
  input [7:0] A;
  input [7:0] B;
 output [7:0] DIFF;
 input CI;
 output CO;
 wire n17, n18, n19, n20, n21, n22, n23, n24;
 wire [8:0] carry;
 XOR3X2 U2 7 ( .A(A[7]), .B(n17), .C(carry[7]), .Y(DIFF[7]));
 ADDFX2 U2 1 ( .A(A[1]), .B(n23), .CI(carry[1]), .CO(carry[2]), .S(DIFF[1])
 ADDFX2 U2 5 ( .A(A[5]), .B(n19), .CI(carry[5]), .CO(carry[6]), .S(DIFF[5])
 ADDF(X2) U2 4 ( .A(A[4]), .B(n20), .CI(carry[4]), .CO(carry[5]), .S(DIFF[4])
```

#### Example: gcd\_syn.v (2/2)

```
module GCD ( CLK, RST_N, A, B, START, Y, DONE, ERROR );
 input [7:0] A;
 input [7:0] B;
 output [7:0] Y;
 input CLK, RST_N, START;
 output DONE, ERROR;
 wire N22, N23, N24, N25, N26, N27, N28, N29, n68, n69, n70, n71, n72, n73,
        n74, n75, n76, n77, n78, n79, n80, n81, n82, n83, n84, n85, n386,
        n387, n388, n389, n390, n391, n392, n393, n394, n395, n396, n397,
        n398, n399, n400, n401, n402, n403, n404, n405, n406, n407, n408,
 GCD DW01 sub 0 sub 48 ( .A(\{n481, n451, n453, n455, n457, n459, n461, n463\}),
        .B({n465, n466, n467, n468, n469, n470, n471, n472}), .CI(1'b0),
        .DIFF(diff));
 DFFRX1 \Y reg[6] ( .D(n85), .CK(CLK), .RN(RST N), .Q(Y[6]), .QN(n75) );
 DFFRX1 \Y reg[5] ( .D(n84), .CK(CLK), .RN(RST N), .Q(Y[5]), .QN(n74) );
```

## SDF Timing Information

- SDF: Standard Delay Format
- Wire delays in addition to gate delays
- Select the top design module, use the TCL command to save the information

```
> write_sdf -version 1.0 gcd_syn.sdf
Or
```

> uplevel #0 write\_sdf -version 1.0 gcd\_syn.sdf

#### Design Setup Information

- » File » Save Info » Design Setup
  - Design setup file (e.g., gcd.tcl)
- Setup script:
  - Timing constraints
  - Area constraints
  - IO constraints
  - Etc.
- TCL command
- Synthesis commands can also be found in command.log

35

#### Example of gcd.tcl

```
read file -format verilog { ./gcd.v}
create clock -name "CLK" -period 40 -waveform { 0 20 } { CLK }
set fix hold CLK
set_dont_touch_network CLK
compile -exact map
remove_unconnected_ports -blast_buses [find -hierarchy cell "*"]
write file -format verilog -hierarchy -output gcd syn.v
write sdf -version 1.0 gcd_syn.sdf
uplevel #0 { report_timing -path full -delay max -nworst 1 -max_paths 1
-significant digits 2 -sort by group }
report area
exit
```

#### Synthesis without GUI

• dc\_shell is a command-line shell
 dc\_shell> source gcd.tcl

Or

\$ dc\_shell -f gcd.tcl

Lec10 CS5120 CT 2024 3

#### What's Next?

- After synthesis, you need to perform post-synthesis simulation
- Post-syn simulation should match RTL simulation
- If not matched?
  - RTL design style
  - Improper setup in the simulation
  - Test patterns with improper timing

#### Gate-Level Simulation with Timing Information

- In the stimilus, add the following task
- \$sdf\_annotate(sdf\_filename, top\_instance\_name);
- E.g.,
  \$sdf\_annotate("gcd\_syn.sdf", gcd01);
- Verilog simulation
  ncverilog gcd\_t.v \
   gcd\_syn.v \
   -v /theda21\_2/CBDK\_IC\_Contest/cur/Verilog/tsmc13.v \
   +access+r

for Virtual Cell Library

## Modified Test Stimulus with Compiler Directive

```
initial begin
ifdef SYNTHESIS
    $sdf_annotate("gcd_syn.sdf", gcd01);
    $fsdbDumpfile("gcd syn.fsdb");
else
    $fsdbDumpfile("gcd.fsdb");
                               了, 置液 545thesis 之前, 跑這個
 endif
    $fsdbDumpvars;
    •••
end
```

### An Example of Header File: header.v

`define SYNTHESIS

Lec10 CS5120 CT 2024 4

An Example for Makefile (for CBDK IC Contest)

```
VLOG
        = ncverilog
SRC
       = gcd t.v \
          gcd.v
SYNSRC = header.v +> define SYNTHESIS
          gcd t.v \
          gcd_syn.v \
          -v /theda21_2/CBDK_IC_Contest/cur/Verilog/tsmc13.v
VLOGARG = +access+r
all :: sim
sim :
    $(VLOG) $(SRC) $(VLOGARG)
syn:
    $(VLOG) $(SYNSRC) $(VLOGARG)
```

### Makefile (for GPDK045)

```
DEBUG = 3
# add your source code
SRC = testbench.v input sram.v weight sram.v output sram.v top.v
BAK = *.bak
LOG = *.log *.history *.key *.fsdb out log.txt
INCA libs = INCA libs
SYNSRC = header.v testbench.v input sram.v weight sram.v output sram.v top syn.v -v
/theda21 2/library/GPDK045/cur/gsclib045/verilog/slow vdd1v0 basicCells.v
all :: sim
sim :
       ncverilog +debug=${DEBUG} ${SRC} +access+r
syn:
       ncverilog +debug=${DEBUG} ${SYNSRC} +access+r
clean:
       -rm -f ${BAK} ${LOG}
       -rm -rf ${INCA libs}
```

## Check up Output Log Carefully (1/2) ncverilog.log

```
file: gcd syn.v
    module worklib.GCD:v
       errors: 0, warnings: 0
        Caching library 'tsmc18' ..... Done
        Caching library 'worklib' ..... Done
    Elaborating the design hierarchy:
GCD DW01 sub 0 sub 48 ( .A(\{n481, n451, n453, n455, n457, n459, n461, n463\}),
ncelab: *W,CUVWSP (./gcd_syn.v,61 | 22): 1 output port was not connected:
ncelab: (./gcd syn.v,2): CO
```

## Check Log Carefully (2/2) ncverilog.log

```
Reading SDF file from location "gcd.sdf"
   Annotating SDF timing data:
       Compiled SDF file: gcd.sdf.X
       Log file:
       Backannotation scope: stimulus.gcd01
       Configuration file:
       MTM control:
       Scale factors:
       Scale type:
   Annotation completed successfully...
```

Lec10 CS5120 CT 2024 4

#### RTL vs. Gate-Level Simulation



## Summary

- Preliminary synthesis is a handy tool to verify your RTL coding
- (Static) lint tool and (dynamic) code coverage tool are also helpful
  - Synthesis may be costly
- Remember that a good design plan is necessary
  - Plan the design before coding
  - Verify the coding with the design plan
  - Modify the design plan (not the code) whenever the (simulation) result do not meet your expectation